%A S. Rooban, D. Lakshmi Prasanna, K.B.S. Durga Teja, and P.V. Mani Kumar %T Carry Select Adder Design with Testability using Reversible Gates %0 Journal Article %D 2021 %J Int J Performability Eng %R 10.23940/ijpe.21.06.p6.536542 %P 536-542 %V 17 %N 6 %U {https://www.ijpe-online.com/CN/abstract/article_4594.shtml} %8 2021-06-30 %X A concurrent detectable carry select adder using reversible gates is proposed. The carry select adder is implemented with reversible gates, which include peres gates, Toffoli gates, and Feynman gates. The reversible gates detect the faults concurrently. The error occurred due to faults identified by analysingthe predicted parity of the sum with the actual parity of sum. This concurrent carry select adder is tested using 10 input patterns with different radix number system. This concurrent feature enables the carry select adder to identify the fault before the occurrence of a second fault. A novel approach for concurrent error detectability of a carry select adder and the easy testability of the carry select adder are implemented. A 64-bit carry select adder using reversible gate is designed with Verilog HDL in VLSI technology; simulation and synthesis are performed using XILINX ISE.